FPGA Architecture: Survey and Challenges

# FPGA Architecture: Survey and Challenges

# Ian Kuon

University of Toronto Toronto, ON Canada ikuon@eecg.utoronto.ca

# **Russell Tessier**

University of Massachusetts Amherst, MA USA tessier@ecs.umass.edu

# Jonathan Rose

University of Toronto Toronto, ON Canada jayar@eecg.utoronto.ca



# the essence of knowledge

Boston – Delft

# Foundations and Trends<sup>®</sup> in Electronic Design Automation

Published, sold and distributed by: now Publishers Inc. PO Box 1024 Hanover, MA 02339 USA Tel. +1-781-985-4510 www.nowpublishers.com sales@nowpublishers.com

Outside North America: now Publishers Inc. PO Box 179 2600 AD Delft The Netherlands Tel. +31-6-51115274

The preferred citation for this publication is I. Kuon, R. Tessier and J. Rose, FPGA Architecture: Survey and Challenges, Foundations and Trends<sup> $\mathbb{R}$ </sup> in Electronic Design Automation, vol 2, no 2, pp 135–253, 2007

ISBN: 978-1-60198-126-4 (c) 2008 I. Kuon, R. Tessier and J. Rose

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, mechanical, photocopying, recording or otherwise, without prior written permission of the publishers.

Photocopying. In the USA: This journal is registered at the Copyright Clearance Center, Inc., 222 Rosewood Drive, Danvers, MA 01923. Authorization to photocopy items for internal or personal use, or the internal or personal use of specific clients, is granted by now Publishers Inc for users registered with the Copyright Clearance Center (CCC). The 'services' for users can be found on the internet at: www.copyright.com

For those organizations that have been granted a photocopy license, a separate system of payment has been arranged. Authorization does not extend to other kinds of copying, such as that for general distribution, for advertising or promotional purposes, for creating new collective works, or for resale. In the rest of the world: Permission to photocopy must be obtained from the copyright owner. Please apply to now Publishers Inc., PO Box 1024, Hanover, MA 02339, USA; Tel. +1-781-871-0245; www.nowpublishers.com; sales@nowpublishers.com

now Publishers Inc. has an exclusive license to publish this material worldwide. Permission to use this content must be obtained from the copyright license holder. Please apply to now Publishers, PO Box 179, 2600 AD Delft, The Netherlands, www.nowpublishers.com; e-mail: sales@nowpublishers.com

# Foundations and Trends<sup>®</sup> in Electronic Design Automation Volume 2 Issue 2, 2007 Editorial Board

# Editor-in-Chief:

Sharad Malik Department of Electrical Engineering Princeton University Princeton, NJ 08544

## Editors

Robert K. Brayton (UC Berkeley) Raul Camposano (Synopsys) K.T. Tim Cheng (UC Santa Barbara) Jason Cong (UCLA) Masahiro Fujita (University of Tokyo) Georges Gielen (KU Leuven) Tom Henzinger (EPFL) Andrew Kahng (UC San Diego) Andreas Kuehlmann (Cadence Berkeley Labs) Ralph Otten (TU Eindhoven) Joel Phillips (Cadence Berkeley Labs) Jonathan Rose (University of Toronto) Rob Rutenbar (CMU) Alberto Sangiovanni-Vincentelli (UC Berkeley) Leon Stok (IBM Research)

# **Editorial Scope**

Foundations and Trends<sup>®</sup> in Electronic Design Automation will publish survey and tutorial articles in the following topics:

- System Level Design
- Behavioral Synthesis
- Logic Design
- Verification
- Test

- Physical Design
- Circuit Level Design
- Reconfigurable Systems
- Analog Design

## Information for Librarians

Foundations and Trends<sup>®</sup> in Electronic Design Automation, 2007, Volume 2, 4 issues. ISSN paper version 1551-3939. ISSN online version 1551-3947. Also available as a combined paper and online subscription.

Foundations and Trends<sup>®</sup> in Electronic Design Automation Vol. 2, No. 2 (2007) 135–253 © 2008 I. Kuon, R. Tessier and J. Rose DOI: 10.1561/100000005



# FPGA Architecture: Survey and Challenges

# Ian Kuon<sup>1</sup>, Russell Tessier<sup>2</sup> and Jonathan $Rose^1$

- <sup>1</sup> The Edward S. Rogers Sr. Department of Electrical and Computer Engineering, University of Toronto, Toronto, ON, Canada, {ikuon, jayar}@eecg.utoronto.ca
- <sup>2</sup> Department of Electrical and Computer Engineering, University of Massachusetts, Amherst, MA, USA, tessier@ecs.umass.edu

# Abstract

Field-Programmable Gate Arrays (FPGAs) have become one of the key digital circuit implementation media over the last decade. A crucial part of their creation lies in their architecture, which governs the nature of their programmable logic functionality and their programmable interconnect. FPGA architecture has a dramatic effect on the quality of the final device's speed performance, area efficiency, and power consumption. This survey reviews the historical development of programmable logic devices, the fundamental programming technologies that the programmability is built on, and then describes the basic understandings gleaned from research on architectures. We include a survey of the key elements of modern commercial FPGA architecture, and look toward future trends in the field.

# Contents

| 1 I  | ntroduction                                  | 1  |
|------|----------------------------------------------|----|
| 1.1  | Overview                                     | 3  |
| 2 H  | Early History of Programmable Logic          | 5  |
| 3 I  | Programming Technologies                     | 9  |
| 3.1  | Static Memory Programming Technology         | 9  |
| 3.2  | Flash/EEPROM Programming Technology          | 12 |
| 3.3  | Anti-fuse Programming Technology             | 14 |
| 3.4  | Summary                                      | 16 |
| 4 I  | Logic Block Architecture                     | 17 |
| 4.1  | FPGA Logic Block Fundamentals and Trade-Offs | 17 |
| 4.2  | Methodology                                  | 19 |
| 4.3  | Logic Block Trade-Offs with Area             | 21 |
| 4.4  | Speed Trade-Offs                             | 26 |
| 4.5  | Logic Block Power Trade-Offs                 | 28 |
| 4.6  | PLA/PAL-Style Types of Logic Blocks          | 29 |
| 4.7  | Heterogeneous Mixtures of Soft Logic Blocks  | 29 |
| 4.8  | Heterogeneity                                | 30 |
| 4.9  | Commercial Logic Blocks                      | 36 |
| 4.10 | Challenges in Basic Logic Block Architecture | 40 |

| 5 Routing Architecture                               | 43     |  |
|------------------------------------------------------|--------|--|
| 5.1 FPGA Routing Architecture Overview               | 44     |  |
| 5.2 Unidirectional Single-Driver Routing Architectur | res 54 |  |
| 5.3 Additional Routing Structure Improvement         |        |  |
| Approaches                                           | 57     |  |
| 5.4 Power Related Issues                             | 65     |  |
| 5.5 Challenges in Basic Routing Architecture         | 70     |  |
| 6 Input/Output Architecture and Capabilities         |        |  |
| 6.1 Basic I/O Standards                              | 74     |  |
| 6.2 I/O Architecture Issues                          | 75     |  |
| 6.3 High-Speed I/O Support                           | 77     |  |
| 6.4 Challenges in I/O Architecture and Design        | 78     |  |
| 7 Improving FPGAs                                    |        |  |
| 7.1 The Gap Between FPGA and ASICs                   | 79     |  |
| 7.2 Alternatives to FPGAs                            | 82     |  |
| 8 Emerging Challenges and Architectures 87           |        |  |
| 8.1 Technology Issues                                | 87     |  |
| 8.2 Emerging Architectures                           | 95     |  |
| 8.3 Conclusion                                       | 103    |  |
| References                                           |        |  |



Field-Programmable Gate Arrays (FPGAs) are pre-fabricated silicon devices that can be electrically programmed to become almost any kind of digital circuit or system. They provide a number of compelling advantages over fixed-function Application Specific Integrated Circuit (ASIC) technologies such as standard cells [62]: ASICs typically take months to fabricate and cost hundreds of thousands to millions of dollars to obtain the first device; FPGAs are configured in less than a second (and can often be reconfigured if a mistake is made) and cost anywhere from a few dollars to a few thousand dollars.

The flexible nature of an FPGA comes at a significant cost in area, delay, and power consumption: an FPGA requires approximately 20 to 35 times more area than a standard cell ASIC, has a speed performance roughly 3 to 4 times slower than an ASIC and consumes roughly 10 times as much dynamic power [120]. These disadvantages arise largely from an FPGA's programmable routing fabric which trades area, speed, and power in return for "instant" fabrication.

Despite these disadvantages, FPGAs present a compelling alternative for digital system implementation based on their fast-turnaround and low volume cost. For small enterprises or small entities within large

## 2 Introduction

corporations, FPGAs provide the only economical access to the scalability and performance provided by Moore's law. As Moore's law progresses, the ensuing difficulties brought about by state-of-the-art deep submicron processes make ASIC design more difficult and expensive. The investment required to produce a useful ASIC consists of several very large items in terms of time and money:

- (1) State-of-the-art ASIC CAD tools for synthesis, placement, routing, extraction, simulation, timing analysis, and power analysis are extremely costly.
- (2) The mask costs of a fully-fabricated device can be millions of dollars. This cost can be reduced if prototyping costs are shared among different, smaller ASICs, or if a "structured ASIC" approach, which requires fewer masks, is used.
- (3) The loaded cost of an engineering team required to develop a large ASIC over multiple years is huge. (This cost would be related, but smaller for an FPGA design team.)

These high costs, and the need for a proportionally higher return on investment, drive most digital design starts toward FPGA implementation.

The two essential technologies which distinguish FPGAs are architecture and the computer-aided design (CAD) tools that a user must employ to create FPGA designs. The goal of this survey is to examine the existing state of the art in FPGA architecture and to project future trends; a companion paper on CAD for FPGAs appeared in a previous edition of this journal [54].

The survey is organized as follows: we first give a brief overview of programmable logic to provide a context for the subsequent sections which review the history of programmable logic, and the underlying programming technologies. The following sections define the terminology of FPGA architecture, and then describe the foundations and trends in logic block architecture and routing architecture including a discussion of power management techniques and related circuit design issues. A brief overview of the input/output structures and architectural questions is then presented followed by an explicit comparison between FPGAs and competing ASIC standard cell technology. Finally,

1.1 Overview 3

the survey concludes with a review of some of the design challenges facing FPGAs and a look at emerging architectures for FPGAs.

## 1.1 Overview

FPGAs, as illustrated in Figure 1.1, consist of an array of programmable logic blocks of potentially different types, including general logic, memory and multiplier blocks, surrounded by a programmable routing fabric that allows blocks to be programmably interconnected. The array is surrounded by programmable input/output blocks, labeled I/O in the figure, that connect the chip to the outside world.

The "programmable" term in FPGA indicates an ability to program a function into the chip after silicon fabrication is complete. This customization is made possible by the programming technology, which is a method that can cause a change in the behavior of the pre-fabricated chip after fabrication, in the "field," where system users create designs.



Fig. 1.1 Basic FPGA structure.

## 4 Introduction

The first programmable logic devices used very small fuses as the programming technology. These devices are described briefly in the following section on the history of programmable logic. Section 3 goes into more detail on the three principal programming technologies in use today in modern FPGAs.

- Actel Corporation, "ACT 1 series FPGAs," http://www.actel.com/ documents/ACT1\_DS.pdf, April 1996.
- [2] Actel Corporation, "Axcelerator family FPGAs," http://www.actel.com/ documents/AX\_DS.pdf, May 2005.
- [3] Actel Corporation, "ProASIC3 flash family FPGAs," http://www.actel. com/documents/PA3\_DS.pdf, October 2005.
- [4] Actel Corporation, "Single-event effects in FPGAs," http://www.actel. com/documents/FirmErrorPIB.pdf, 2007.
- [5] Actel Corporation, "SX-A family FPGAs v5.3," http://www.actel.com/ documents/SXA\_DS.pdf, February 2007.
- [6] A. Aggarwal and D. Lewis, "Routing architectures for hierarchical fieldprogrammable gate arrays," in *IEEE International Conference on Computer Design*, pp. 475–478, October 1994.
- [7] E. Ahmed, *The Effect of Logic Block Granularity on Deep-Submicron FPGA Performance and Density.* Master's thesis, University of Toronto, Department of Electrical and Computer Engineering, 2001.
- [8] E. Ahmed and J. Rose, "The effect of LUT and cluster size on deep-submicron FPGA performance and density," in *Proceedings of the 2000 ACM/SIGDA Eighth International Symposium on Field Programmable Gate Arrays*, pp. 3– 12, ACM Press, 2000.
- [9] E. Ahmed and J. Rose, "The effect of LUT and cluster size on deep-submicron FPGA performance and density," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 12, no. 3, pp. 288–298, March 2004.

- [10] G. R. Allen and G. M. Swift, "Single event effects test results for advanced field programmable gate arrays," in 2006 IEEE Radiation Effects Data Workshop, pp. 115–120, 2006.
- [11] Altera Corporation, "Classic EPLD family data sheet. A-DS-CLASSIC-05," http://www.altera.com/literature/ds/classic.pdf, May 1999.
- [12] Altera Corporation, "APEX II programmable logic device family, DS-APEXII-3.0," http://www.altera.com/literature/ds/ds\_ap2.pdf, August 2002.
- [13] Altera Corporation, "Excalibur device overview DS-EXCARM-2.0," May 2002.
- [14] Altera Corporation, "FLEX 10K embedded programmable logic device family, DS-F10K-4.2," http://www.altera.com/literature/ds/dsf10k.pdf, January 2003.
- [15] Altera Corporation, "APEX 20K programmable logic device family data sheet, DS-APEX20K-5.1," http://www.altera.com/literature/ds/apex.pdf, March 2004.
- [16] Altera Corporation, "HardCopy structured ASICs," http://www.altera.com/ products/devices/hardcopy/hrd-index.html, 2005.
- [17] Altera Corporation, "MAX II device handbook," http://www.altera.com/ literature/hb/max2/max2\_mii5v1.pdf, June 2005.
- [18] Altera Corporation, "Stratix II device handbook SII5V1-3.1," http://www. altera.com/literature/hb/stx2/stratix2\_handbook.pdf, July 2005.
- [19] Altera Corporation, "Stratix II GX device handbook SIIGX5V1-1.1," http://www.altera.com/literature/hb/stx2gx/stxiigx\_handbook.pdf, October 2005.
- [20] Altera Corporation, "Altera's strategy for delivering the benefits of the 65-nm semiconductor process WP-01002-1.1," http://www.altera.com/ literature/wp/wp-01002.pdf, September 2006.
- [21] Altera Corporation, "Cyclone II device handbook, ver. CII5V1-3.0," http://www.altera.com/literature/hb/cyc2/cyc2\_cii5v1.pdf, June 2006.
- [22] Altera Corporation, "Stratix device family data sheet, Volume 1, S5V1-3.4," http://www.altera.com/literature/hb/stx/stratix\_vol\_1.pdf, January 2006.
- [23] Altera Corporation, "Stratix III device handbook, ver 1.0," http://www.altera.com/literature/hb/stx3/stratix3\_handbook.pdf, November 2006.
- [24] Altera Corporation, "Cyclone device handbook. C5V1-2.1, ver. C5V1-2.1," http://www.altera.com/literature/hb/cyc/cyc\_c5v1.pdf, January 2007.
- [25] Altera Corporation, "Cyclone III device handbook, ver. CIII5V1-1.2," http://www.altera.com/literature/hb/cyc3/cyclone3\_handbook.pdf, September 2007.
- [26] Altera Corporation, "Robust SEU mitigation with Stratix III FPGAs, WP-01012-1.0," http://www.altera.com/literature/wp/wp-01012.pdf, October 2007.
- [27] Altera Corporation, "Stratix III FPGAs vs. Xilinx Virtex-5 devices: Architecture and performance comparison, Altera White Paper WP-01007-2.1," http://www.altera.com/literature/wp/wp-01007.pdf, October 2007.
- [28] AMI Semiconductor, "Structured digital products," http://www.amis.com/ pdf/structured\_digital\_brochure.pdf, September 2003.

- [29] J. Anderson and F. Najm, "A novel low-power FPGA routing switch," in Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 719–722, October 2004.
- [30] H. B. Bakaglu, Circuits, Interconnection, and Packaging for VLSI. Reading, MA: Addison Wesley, 1990.
- [31] R. Baumann, "Soft errors in advanced computer systems," *IEEE Design and Test of Computers*, vol. 22, no. 3, pp. 258–266, 2005.
- [32] M. J. Beauchamp, S. Hauck, K. D. Underwood, and K. S. Hemmert, "Embedded floating-point units in FPGAs," in FPGA'06: Proceedings of the Internation Symposium on Field Programmable Gate Arrays, pp. 12–20, USA, New York, NY: ACM Press, 2006.
- [33] V. Betz and J. Rose, "Improving FPGA performance via the use of architecture families," in 3rd ACM Intl. Symposium on Field-Programmable Gate Arrays, pp. 10–16, 1995.
- [34] V. Betz and J. Rose, "How much logic should go in an FPGA logic block?," *IEEE Design and Test of Computers*, vol. 15, no. 1, pp. 10–15, January–March 1998.
- [35] V. Betz and J. Rose, "Circuit design, transistor sizing and wire layout of FPGA interconnect," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 171–174, 1999.
- [36] V. Betz and J. Rose, "FPGA routing architecture: Segmentation and buffering to optimize speed and density," in *Proceeding: ACM/SIGDA International* Symposium on Field Programmable Gate Arrays, pp. 140–149, February 1999.
- [37] V. Betz, J. Rose, and A. Marquardt, Architecture and CAD for Deep-Submicron FPGAs. Kluwer Academic Publishers, 1999.
- [38] J. Birkner, A. Chan, H. T. Chua, A. Chao, K. Gordon, B. Kleinman, P. Kolze, and R. Wong, "A very-high-speed field-programmable gate array using metalto-metal antifuse programmable elements," *Microelectronics Journal*, vol. 23, no. 7, pp. 561–568, November 1992.
- [39] J. M. Birkner and H. T. Chua, "Programmable array logic circuit," U.S. Patent number 4124899, Filed May 23, 1977, November 1978.
- [40] C. Bolchini, D. Quarta, and M. D. Santambrogio, "SEU mitigation for SRAMbased FPGAs through dynamic partial reconfiguration," in *GLSVLSI '07: Proceedings of the 17th Great Lakes Symposium on VLSI*, pp. 55–60, USA, New York, NY: ACM Press, 2007.
- [41] K. A. Bowman, S. G. Duvall, and J. D. Meindl, "Impact of die-to-die and within-die parameter fluctuations on themaximum clock frequency distribution for gigascale integration," *IEEE Journal of Solid-State Circuits*, vol. 37, no. 2, pp. 183–190, 2002.
- [42] S. Brown, M. Khellah, and Z. Vranesic, "Minimizing FPGA interconnect delays," *IEEE Design and Test of Computers*, vol. 13, no. 4, pp. 16–23, Winter 1996.
- [43] S. Brown and J. Rose, "FPGA and CPLD architectures: A tutorial," *IEEE Design and Test of Computers*, vol. 12, no. 2, pp. 42–57, Summer 1996.
- [44] S. Brown, J. Rose, and Z. Vranesic, "A stochastic model to predict the routability of field-programmable gate arrays," *IEEE Transactions on*

Computer-Aided Design of Integrated Circuits and Systems, vol. 12, no. 12, pp. 1827–1838, December 1993.

- [45] S. D. Brown, R. Francis, J. Rose, and Z. Vranesic, *Field-Programmable Gate Arrays*. Kluwer Academic Publishers, 1992.
- [46] M. Butts, "Synchronization through communication in a massively parallel processor array," *IEEE Micro*, vol. 27, no. 5, pp. 32–40, September–October 2007.
- [47] M. Butts, A. M. Jones, and P. Wasson, "A structural object programming model, architecture, chip and tools for reconfigurable computing," in *Field-Programmable Custom Computing Machines*, 2007. 15th Annual IEEE Symposium on. FCCM 2007, pp. 55–64, April 2007.
- [48] N. Campregher, P. Y. K. Cheung, G. A. Constantinides, and M. Vasilko, "Analysis of yield loss due to random photolithographic defects in the interconnect structure of FPGAs," in FPGA '05: Proceedings of the 2005 ACM/SIGDA 13th International Symposium on Field-Programmable Gate Arrays, pp. 138–148, USA, New York, NY: ACM Press, 2005.
- [49] W. Carter, K. Duong, R. H. Freeman, H. Hsieh, J. Y. Ja, J. E. Mahoney, L. T. Ngo, and S. L. Sze, "A user programmable reconfiguration gate array," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 233– 235, May 1986.
- [50] M. Chan, P. Leventis, D. Lewis, K. Zaveri, H. M. Yi, and C. Lane, "Redundancy structures and methods in a programmable logic device, US Patent 7,180,324," February 2007.
- [51] Y.-W. Chang, J.-M. Lin, and M. D. F. Wong, "Matching-based algorithm for FPGA channel segmentation design," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 20, no. 6, pp. 784–791, June 2001.
- [52] Y.-W. Chang, D. F. Wong, and C. K. Wong, "Universal switch-module design for symmetric-array-based FPGAs," in *Proceedings of the 1996 ACM Fourth International Symposium on Field-Programmable Gate Arrays*, pp. 80–86, February 1996.
- [53] Y.-W. Chang, D. F. Wong, and C. K. Wong, "Universal switch modules for FPGA design," ACM Transactions Design Automation Electronic Systems, vol. 1, no. 1, pp. 80–101, 1996.
- [54] D. Chen, J. Cong, and P. Pan, "FPGA design automation: A survey," Foundations and Trends in Electronic Design Automation, vol. 1, no. 3, September 2006.
- [55] J. Chen, S. Eltoukhy, S. Yen, R. Wang, F. Issaq, G. Bakker, J. L. Yeh, E. Poon, D. Liu, and E. Hamdy, "A modular 0.8 um technology for high performance dielectric antifuse field programmable gate arrays," in *Proceedings* of 1993 International Symposium on VLSI Technology, Systems and Applications, pp. 160–164, 1993.
- [56] L. Cheng, F. Li, Y. Lin, P. Wong, and L. He, "Device and architecture cooptimization for FPGA power reduction," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 26, no. 7, pp. 1211–1221, July 2007.

- [57] L. Cheng, J. Xiong, L. He, and M. Hutton, "FPGA performance optimization via chipwise placement considering process variations," in *International Conference on Field-Programmable Logic and Applications*, vol. 6, pp. 44–49, 2006.
- [58] D. Cherepacha and D. Lewis, "A datapath oriented architecture for FPGAs," in Proceedings of the ACM/SIGDA International Symposium on Field Programmable Gate Arrays, 1994.
- [59] D. Cherepacha and D. Lewis, "DP-FPGA: An FPGA architecture optimized for datapaths," in VLSI Design, pp. 329–343, 1996.
- [60] S. Cheung, K. K. Chua, B. J. Ang, T. P. Chong, W. L. Goay, W. Y. Koay, S. W. Kuan, C. P. Lim, J. S. Oon, T. T. See, C. Sung, K. P. Tan, Y. F. Tan, and C. K. Wong, "A million gate PLD with 622 MHz I/O interface, multiple PLLs and high performance embedded CAM," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 143–146, May 2000.
- [61] S. Chiang, R. Forouhi, W. Chen, F. Hawley, D. McCollum, E. Hamdy, and C. Hu, "Antifuse structure comparison for field programmable gate arrays," in *International Electron Devices Meeting 1992 Technical Digest*, pp. 611–614, December 1992.
- [62] D. Chinnery and K. Keutzer, Closing the Gap Between ASIC and Custom Tools and Techniques for High-Performance ASIC Design. Kluwer Academic Publishers, 2002.
- [63] P. Clarke, "CEO Interview: John Lofton Hold of Achronix," EE Times, http://www.eetimes.com/news/semi/showArticle.jhtml?articleID=187002064, May 2006.
- [64] N. Cohen, T. S. Sriram, N. Leland, D. Moyer, S. Butler, and R. Flatley, "Soft error considerations for deep-submicron CMOS circuit applications," in *Elec*tron Devices Meeting, 1999. IEDM Technical Digest. International, pp. 315– 318, 1999.
- [65] J. Cong, H. Huang, and X. Yuan, "Technology mapping and architecture evaluation for k/m-macrocell-based FPGAs," *TODAES*, vol. 10, pp. 3–23, January 2005.
- [66] J. Cong and S. Xu, "Delay-optimal technology mapping for FPGAs with heterogeneous LUTs," in *Design Automation Conference*, 1998. Proceedings, pp. 704–707, 1998.
- [67] J. Cong and S. Xu, "Technology mapping for FPGAs with embedded memory blocks," in *Proc. ACM International Symposium on FPGA*, pp. 179–188, Monterey, California, February 1998.
- [68] R. Cuppens, C. D. Hartgring, J. F. Verwey, H. L. Peek, F. A. H. Vollebraft, E. G. M. Devens, and I. A. Sens, "An EEPROM for microprocessors and custom logic," *IEEE Journal of Solid-State Circuits*, vol. 20, no. 2, pp. 603– 608, April 1985.
- [69] A. DeHon, "Design of programmable interconnect for sublithographic programmable logic arrays," in FPGA '05: Proceedings of the 2005 ACM/SIGDA 13th International Symposium on Field-Programmable Gate Arrays, pp. 127– 137, USA, New York, NY: ACM Press, 2005.
- [70] A. Dehon, "Nanowire-based programmable architectures," Journal on Emerging Technologies in Computing Systems, vol. 1, no. 2, pp. 109–162, 2005.

- [71] A. DeHon and M. J. Wilson, "Nanowire-based sublithographic programmable logic arrays," in FPGA '04: Proceedings of the 2004 ACM/SIGDA 12th International Symposium on Field Programmable Gate Arrays, pp. 123–132, USA, New York, NY: ACM Press, 2004.
- [72] W. E. Donath, "Wire length distribution for placements of computer logic," *IBM Journal of Research and Development*, vol. 25, no. 3, pp. 152–155, May 1981.
- [73] A. Doumar and H. Ito, "Design of switching blocks tolerating defects/faults in FPGA interconnection resources," in *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, 2000, pp. 134–142, 2000.
- [74] S. Duvall, "Statistical circuit modeling and optimization," in 2000 5th International Workshop on Statistical Metrology, pp. 56–63, 2000.
- [75] S. Eachempati, A. Nieuwoudt, A. Gayasen, N. Vijaykrishnan, and Y. Massoud, "Assessing carbon nanotube bundle interconnect for future FPGA architectures," in *DATE '07: Proceedings of the Conference on Design, Automation* and Test in Europe, pp. 307–312, USA, San Jose, CA: EDA Consortium, 2007.
- [76] eASIC Corporation, "nextreme Structured ASIC," http://www.easic.com/ pdf/asic/nextreme\_asic\_structured\_asic.pdf.
- [77] C. Ebeling, D. C. Cronquist, and P. Franklin, "RaPiD-reconfigurable pipelined datapath," in 6th International Workshop on Field-Programmable Logic and Applications, pp. 126–135, Springer, 1996.
- [78] A. El Gamal, "Two-dimensional stochastic model for interconnections in master slice integrated circuits," *IEEE Transactions on Circuits and Systems*, vol. 28, no. 2, pp. 127–138, February 1981.
- [79] A. El Gamal, J. Greene, J. Reyneri, E. Rogoyski, K. A. El-Ayat, and A. Mohsen, "An architecture for electrically configurable gate arrays," *IEEE Journal of Solid-State Circuits*, vol. 24, no. 2, pp. 394–398, April 1989.
- [80] H. Fan, J. Liu, Y.-L. Wu, and C.-C. Cheung, "On optimal hyperuniversal and rearrangeable switch box designs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 22, no. 12, pp. 1637–1649, 2003.
- [81] D. Frohman-Dentchkowsky, "A fully-decoded 2048-bit electrically programmable MOS ROM," in *IEEE International Solid State Circuits Conference Digest of Technical Papers*, pp. 80–81, February 1971.
- [82] A. Gayasen, K. Lee, N. Vijaykrishnan, M. Kandemir, M. J. Irwin, and T. Tuan, "A dual-VDD low power FPGA architecture," in *Proceedings of the International Conference on Field-Programmable Logic and Applications*, pp. 145– 157, August 2004.
- [83] A. Gayasen, N. Vijaykrishnan, and M. J. Irwin, "Exploring technology alternatives for nano-scale FPGA interconnects," in *DAC '05: Proceedings of the* 42nd Annual Conference on Design Automation, pp. 921–926, USA, New York, NY: ACM Press, 2005.
- [84] V. George, H. Zhang, and J. Rabaey, "The design of a low energy FPGA," in Proceedings: International Symposium on Low Power Electronics and Design, pp. 188–193, August 1999.
- [85] S. C. Goldstein, A. DeHon, and M. Butts, "Molecular electronics: Devices, systems and tools for gigagate, gigabit chips," in *Computer Aided Design*,

2002. IEEE/ACM International Conference on ICCAD 2002, vol. 00, pp. 433–440, USA, Los Alamitos, CA: IEEE Computer Society, 2002.

- [86] S. C. Goldstein, H. Schmit, M. Budiu, S. Cadambi, M. Moe, and R. R. Taylor, "PipeRench: A reconfigurable architecture and compiler," *Computer*, vol. 33, no. 4, pp. 70–77, 2000.
- [87] S. Golshan and E. Bozorgzadeh, "Single-event-upset (SEU) awareness in FPGA routing," in DAC '07: Proceedings of the 44th Annual Conference on Design Automation, pp. 330–333, USA, New York, NY: ACM Press, 2007.
- [88] K. E. Gordon and R. J. Wong, "Conducting filament of the programmed metal electrode amorphous silicon antifuse," in *International Electron Devices Meeting*, 1993. Technical Digest., International, pp. 27–30, 1993.
- [89] P. Graham, M. Caffrey, J. Zimmermann, E. Johnson, P. Sundararajan, and C. Patterson, "Consequences and categories of SRAM FPGA configuration SEUs," in *Military and Aerospace Programmable Logic Devices International Conference*, Vol. 11, pp. 1–9, 2003. http://www.xilinx.com/ esp/mil\_aero/collateral/RadiationEffects/consequences\_categories.pdf.
- [90] J. Greene, E. Hamdy, and S. Beal, "Antifuse field programmable gate arrays," *Proceedings of the IEEE*, vol. 81, no. 7, pp. 1042–1056, July 1993.
- [91] J. Greene, V. Roychowdhury, S. Kaptanoglu, and A. El Gamal, "Segmented channel routing," in *Proceedings: ACM/IEEE Design Automation Conference*, pp. 567–572, June 1990.
- [92] D. C. Guterman, L. H. Rimawi, T.-L. Chiu, R. D. Halvorson, and D. J. McElroy, "An electrically alterable nonvolatile memory cell using a floating-gate structure," *IEEE Transactions on Electron Devices*, vol. 26, no. 4, pp. 576– 586, April 1979.
- [93] E. Hamdy, J. McCollum, S.-O. Chen, S. Chiang, S. Eltoukhy, J. Chang, T. Speers, and A. Mohsen, "Dielectric based antifuse for logic and memory IC," in *International Electron Devices Meeting Technical Digest*, pp. 786–789, December 1988.
- [94] F. Hatori, T. Sakurai, K. Nogami, K. Sawada, M. Takahashi, M. Ichida, M. Uchida, I. Yoshii, Y. Kawahara, T. Hibi, Y. Saeki, H. Muroga, A. Tanaka, and K. Kanzaki, "Introducing redundancy in field programmable gate arrays," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 7.1.1– 7.1.4, 1993.
- [95] S. Hauck, S. Burns, G. Borriello, and C. Ebeling, "An FPGA for implementing asynchronous circuits," *IEEE Design and Test of Computers*, vol. 11, no. 3, pp. 60–69, 1994.
- [96] S. Hauck, M. M. Hosler, and T. W. Fry, "High-performance carry chains for FPGAs," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 8, no. 2, pp. 138–147, April 2000.
- [97] J. He and J. Rose, "Advantages of heterogeneous logic block architectures for FPGAs," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 7.4.1–7.4.5, May 1993.
- [98] J. L. Hennessy and D. A. Patterson, Computer Architecture: A Quantitative Approach. Morgan Kaufmann, third ed., 2003.

- [99] C. H. Ho, P. H. W. Leong, W. Luk, S. J. E. Wilton, and S. Lopez-Buedo, "Virtual embedded blocks: A methodology for evaluating embedded elements in FPGAs," in *Proc. IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM)*, pp. 45–44, 2006.
- [100] Q. T. Ho, J.-B. Rigaud, L. Fesquet, M. Renaudin, and R. Rolland, "Implementing asynchronous circuits on LUT based FPGAs," in *Proceedings of the Reconfigurable Computing Is Going Mainstream, 12th International Conference on Field-Programmable Logic and Applications*, pp. 36–46, London, UK: Springer-Verlag, 2002.
- [101] M. Horowitz, C.-K. K. Yang, and S. Sidiropoulos, "High-speed electrical signalling: Overview and limitations," *IEEE Micro*, vol. 18, no. 1, pp. 12–24, January/February 1998.
- [102] Y. Hoskote, S. Vangal, A. Singh, N. Borkar, and S. Borkar, "A 5-GHz mesh interconnect for a teraflops processor," *IEEE Micro*, vol. 27, no. 5, pp. 51–61, 2007.
- [103] H.-C. Hsieh, W. S. Carter, J. Ja, E. Cheung, S. Schreifels, C. Erickson, P. Freidin, L. Tinkey, and R. Kanazawa, "Third-generation architecture boosts speed and density of field-programmable gate arrays," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 2/1–31.2/7, May 1990.
- [104] W. J. Huang and E. J. McCluskey, "Column-based precompiled configuration techniques for FPGA fault tolerance," in *The 9th Annual IEEE Symposium on Field-Programmable Custom Computing Machines*, 2001. FCCM'01, pp. 137– 146, 2001.
- [105] T. Huffmire, B. Brotherton, G. Wang, T. Sherwood, R. Kastner, T. Levin, T. Nguyen, and C. Irvine, "Moats and drawbridges: An isolation primitive for reconfigurable hardware based systems," in *Proceedings: IEEE Symposium on Security and Privacy*, pp. 281–295, May 2007.
- [106] M. Hutton, D. Lewis, B. Pedersen, J. Schleicher, R. Yuan, G. Baeckler, A. Lee, R. Saini, and H. Kim, "Fracturable FPGA logic elements," CP-01006-1.0 http://www.altera.com/literature/cp/cp-01006.pdf.
- [107] M. Hutton, S. Shumarayev, V. Chan, P. Kazarian, V. Maruri, T. Ngai, J. Park, R. Patel, B. Pedersen, and J. Schleicher, "Interconnect enhancements for a high-speed PLD architecture," in *Proceedings: ACM/SIGDA International* Symposium on Field-programmable Gate Arrays, pp. 3–10, February 2002.
- [108] International Technology Roadmap for Semiconductors 2007 Edition http://www.itrs.net/reports.html, December 2007.
- [109] P. Jamieson and J. Rose, "Enhancing the area-efficiency of FPGAs with hard circuits using shadow clusters," in *IEEE International Conference on Field Programmable Technology (FPT06)*, pp. 1–8, Bangkok, Thailand, December 2006.
- [110] X. Jia and R. Vemuri, "Studying a GALS FPGA architecture using a parameterized automatic design flow," in *ICCAD '06: Proceedings of the 2006 IEEE/ACM International Conference on Computer-Aided Design*, pp. 688– 693, USA, New York, NY: ACM Press, 2006.
- [111] K. Katsuki, M. Kotani, K. Kobayashi, and H. Onodera, "A yield and speed enhancement scheme under within-die variations on 90 nm LUT array," in

Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 596–599, 2005.

- [112] A. Kaviani and S. Brown, "Hybrid FPGA architecture," in Proceedings: ACM/SIGDA International Symposium on Field-programmable Gate Arrays 1996, FPGA '96, pp. 1–7, Monterey, CA, February 1996.
- [113] A. Kaviani and S. Brown, "The hybrid field-programmable architecture," *IEEE Design and Test of Computers*, vol. 16, no. 2, pp. 74–83, April–June 1999.
- [114] K. Kokkonen, P. Sharp, R. Albers, J. Dishaw, F. Louie, and R. Smith, "Redundancy techniques for fast static RAMs," in *IEEE International, Solid-State Circuits Conference. Digest of Technical Papers 1981*, vol. 24, 1981.
- [115] R. Konishi, H. Ito, H. Nakada, A. Nagoya, K. Oguri, N. Imlig, T. Shiozawa, M. Inamori, and K. Nagami, "PCA-1: A fully asynchronous, self-reconfigurable LSI," in Seventh International Symposium on Asynchronous Circuits and Systems, 2001. ASYNC 2001, pp. 54–61, 2001.
- [116] J. Kouloheris and A. El Gamal, "FPGA performance vs. cell granularity," in Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 61.2.1– 6.2.4, May 1991.
- [117] J. Kouloheris and A. El Gamal, "FPGA area versus cell granularity lookup tables and PLA cells," in FPGA 92, ACM First International Workshop on Field-Programmable Gate Arrays, pp. 9–14, February 1992.
- [118] J. Kouloheris and A. El Gamal, "FPGA area versus cell granularity PLA cells," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, May 1992.
- [119] I. Kuon and J. Rose, "Measuring the gap between FPGAs and ASICs," in 2006 Fourteenth ACM/SIGDA International Symposium on Field-Programmable Gate Arrays, pp. 21–30, USA, New York, NY: ACM Press, 2006.
- [120] I. Kuon and J. Rose, "Measuring the gap between FPGAs and ASICs," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 26, no. 2, pp. 203–215, 2007.
- [121] J. Lach, W. H. Mangione-Smith, and M. Potkonjak, "Efficiently supporting fault-tolerance in FPGAs," in FPGA '98: Proceedings of the 1998 ACM/SIGDA Sixth International Symposium on Field Programmable Gate Arrays, pp. 105–115, USA, New York, NY: ACM Press, 1998.
- [122] J. Lamoureux and S. J. E. Wilton, "FPGA clock network architecture: Flexibility vs. area and power," in FPGA '06: Proceedings of the 2006 ACM/SIGDA 14th International Symposium on Field Programmable Gate Arrays, pp. 101– 108, USA, New York, NY: ACM Press, 2006.
- [123] B. Landman and R. Russo, "On a pin versus block relationship for partitions of a logic graph," *IEEE Transactions on Computers*, vol. C-20, pp. 1469–1479, December 1971.
- [124] Lattice Semiconductor Corporation, "LatticeECP/EC family data sheet, version 02.0," http://www.latticesemi.com/lit/docs/datasheets/fpga/ecp\_ec\_ datasheet.pdf, September 2005.

- [125] Lattice Semiconductor Corporation, "LatticeXP family data sheet, version 03.1," http://www.latticesemi.com/lit/docs/datasheets/fpga/xp\_data\_ sheet.pdf, September 2005.
- [126] Lattice Semiconductor Corporation, "MachXO family data sheet, version 01.2," http://www.latticesemi.com/lit/docs/datasheets/cpld/machxo.pdf, November 2005.
- [127] Lattice Semiconductor Corporation, "LatticeSC family data sheet DS1004 version 01.5," http://www.latticesemi.com/dynamic/view\_document.cfm? document\_id=19028, March 2007.
- [128] G. Lemieux, E. Lee, M. Tom, and A. Yu, "Directional and single-driver wires in FPGA interconnect," in *Proceedings: International Conference on Field-Programmable Technology*, pp. 41–48, December 2004.
- [129] G. Lemieux and D. Lewis, "Using sparse crossbars within LUT clusters," in Proceedings: ACM/SIGDA International Symposium on FPGAs, pp. 59–68, February 2001.
- [130] G. Lemieux and D. Lewis, "Analytical framework for switch block design," in Proceedings: International Symposium on Field Programmable Logic and Applications, pp. 122–131, September 2002.
- [131] G. Lemieux and D. Lewis, "Circuit design of routing switches," in *Proceedings:* ACM/SIGDA International Symposium on Field Programmable Gate Array, pp. 19–28, February 2002.
- [132] G. Lemieux and D. Lewis, Design and Interconnection Networks for Programmable Logic. Boston, MA: Kluwer Academic Publishers, 2004.
- [133] P. Leventis, M. Chan, D. Lewis, B. Nouban, G. Powell, B. Vest, M. Wong, R. Xia, and J. Costello, "Cyclone: A low-cost, high-performance FPGA," in *Proceedings of the IEEE 2003 Custom Ingretated Circuits Conference*, pp. 49– 52, 2003.
- [134] P. Leventis, B. Vest, M. Hutton, and D. Lewis, "MAX II: A low-cost, highperformance LUT-based CPLD," in *Proceedings of the IEEE Custom Inte*grated Circuits Conference, pp. 443–446, October 2004.
- [135] D. Lewis, E. Ahmed, G. Baeckler, V. Betz, M. Bourgeault, D. Cashman, D. Galloway, M. Hutton, C. Lane, A. Lee, P. Leventis, S. Marquardt, C. McClintock, K. Padalia, B. Pedersen, G. Powell, B. Ratchev, S. Reddy, J. Schleicher, K. Stevens, R. Yuan, R. Cliff, and J. Rose, "The Stratix II logic and routing architecture," in *FPGA '05: Proceedings of the 2005 ACM/SIGDA* 13th International Symposium on Field-Programmable Gate Arrays, pp. 14– 20, USA, New York, NY: ACM Press, 2005.
- [136] D. Lewis, V. Betz, D. Jefferson, A. Lee, C. Lane, P. Leventis, S. Marquardt, C. McClintock, B. Pedersen, G. Powell, S. Reddy, C. Wysocki, R. Cliff, and J. Rose, "The Stratix<sup>TM</sup> routing and logic architecture," in *Proceedings of the* 2003 ACM/SIGDA Eleventh International Symposium on Field Programmable Gate Arrays, pp. 12–20, ACM Press, 2003.
- [137] F. Li, Y. Lin, and L. He, "Vdd programmability to reduce FPGA interconnect power," in *IEEE/ACM International Conference on Computer Aided Design*, 2004.

- [138] F. Li, Y. Lin, L. He, D. Chen, and J. Cong, "Power modeling and characteristics of field programmable gate arrays," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 24, no. 11, pp. 1712–1724, November 2005.
- [139] M. Lin and A. El Gamal, "A routing fabric for monolithically stacked 3D-FPGA," in FPGA '07: Proceedings of the 2007 ACM/SIGDA 15th International Symposium on Field Programmable Gate Arrays, pp. 3–12, USA, New York, NY: ACM Press, 2007.
- [140] M. Lin, A. El Gamal, Y.-C. Lu, and S. Wong, "Performance benefits of monolithically stacked 3-D FPGA," *IEEE Transactions on Computer-Aided Design* of Integrated Circuits and Systems, vol. 26, no. 2, pp. 216–229, February 2007.
- [141] Y. Lin, F. Li, and L. He, "Power modeling and architecture evaluation for FPGA with novel circuits for Vdd programmability," in *Proceedings: ACM/SIGDA International Symposium on Field-programmable Gate Arrays*, pp. 199–207, February 2005.
- [142] R. Lipp, R. Freeman, and T. Saxe, "A high density flash memory FPGA family," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 239–242, May 1996.
- [143] K. Maitra, "Cascading switching networks of two-input flexible cells," *IEEE Transactions on Electronic Computing*, vol. EC-11, pp. 136–143, April 1962.
- [144] D. Marple and L. Cooke, "An MPGA compatible FPGA architecture," in Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 4.2.1– 4.2.4, 1992.
- [145] A. Marshall, T. Stansfield, I. Kostarnov, J. Vuillemin, and B. Hutchings, "A reconfigurable arithmetic array for multimedia applications," in FPGA '99: Proceedings of the 1999 ACM/SIGDA Seventh International Symposium on Field Programmable Gate Arrays, pp. 135–143, USA, New York, NY: ACM Press, 1999.
- [146] M. I. Masud and S. Wilton, "A new switch block for segmented FPGAs," in Proceedings: International Workshop on Field Programmable Logic and Applications, pp. 274–281, August 1999.
- [147] Y. Matsumoto, M. Hioki, T. Kawanami, T. Tsutsumi, T. Nakagawa, T. Sekigawa, and H. Koike, "Performance and yield enhancement of FPGAs with within-die variation using multiple configurations," in *FPGA '07: Proceedings of the 2007 ACM/SIGDA 15th International Symposium on Field Programmable Gate Arrays*, pp. 169–177, USA, New York, NY: ACM Press, 2007.
- [148] C. McClintock, A. L. Lee, and R. G. Cliff, "Redundancy circuitry for logic circuits," US Patent 6034536, March 2000.
- [149] P. L. McEuen, M. S. Fuhrer, and H. Park, "Single-walled carbon nanotube electronics," *IEEE Transactions on Nanotechnology*, vol. 1, no. 1, pp. 78–85, March 2002.
- [150] R. Minnick, "A survey of microcellular research," Journal of the Association of Computing Machinery, vol. 14, pp. 203–241, April 1967.
- [151] G. Nabaa, N. Azizi, and F. N. Najm, "An adaptive FPGA architecture with process variation compensation and reduced leakage," in *Proceedings of the*

43rd Annual Conference on Design Automation, pp. 624–629, USA, New York, NY: ACM Press, 2006.

- [152] T. Ngai, J. Rose, and S. Wilton, "An SRAM-programmable field-configurable memory," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 499–502, Santa Clara, CA, May 1995.
- [153] E. Ochetta, P. Crotty, C. Erickson, C.-T. Huang, R. Jayaraman, R. Li, J. Linoff, L. Ngo, H. Nguyen, K. Pierce, D. Wieland, J. Zhuang, and S. Nance, "A novel predictable segmented FPGA routing architectures," in *Proceeding: ACM/SIGDA International Symposium on Field Programmable Gate Arrays*, pp. 3–11, February 1998.
- [154] T. Okamoto, T. Kimoto, and N. Maeda, "Design methodology and tools for NEC electronics' structured ASIC ISSP," in *ISPD '04: Proceedings of the 2004 International Symposium on Physical Design*, pp. 90–96, USA, New York, NY: ACM Press, 2004.
- [155] C. Patel, A. Cozzie, H. Schmit, and L. Pileggi, "An architectural exploration of via patterned gate arrays," in *ISPD '03: Proceedings of the 2003 International Symposium on Physical Design*, pp. 184–189, USA, New York, NY: ACM Press, 2003.
- [156] P. Pavan, R. Bez, P. Olivo, and E. Zanoni, "Flash memory cells-an overview," *Proceedings of the IEEE*, vol. 85, no. 8, pp. 1248–1271, 1997.
- [157] R. Payne, "Self-timed FPGA systems," in *Field-Programmable Logic and Applications*, pp. 21–35, Springer, Berlin/Heidelberg, 1995.
- [158] R. Payne, "Asynchronous FPGA architectures," *IEEE Proceedings Computers and Digital Techniques*, vol. 143, no. 5, pp. 282–286, 1996.
- [159] M. Pedram, B. Nobandegani, and B. T. Preas, "Architecture and routability analysis for row-based FPGAs," in *IEEE/ACM International Conference on Computer-Aided Design*, pp. 230–235, November 1993.
- [160] Plessey Semiconductor, "ERA60100 preliminary data sheet," 1989.
- [161] QuickLogic Corporation, "Eclipse II family data sheet (Rev P)," http:// www.quicklogic.com/images/EclipseII\_Family\_DS.pdf, February 2007.
- [162] QuickLogic Corporation, "QuickLogic PolarPro Data Sheet (Rev H)," http://www.quicklogic.com/images/polarpro\_DS.pdf, February 2007.
- [163] J. M. Rabaey, Digital Integrated Circuits: A Design Perspective. Prentice Hall, 1996.
- [164] A. Rahman and V. Polavarapuv, "Evaluation of low-leakage design techniques for field programmable gate arrays," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 23–30, February 2004.
- [165] A. Roopchansingh and J. Rose, "Nearest neighbour interconnect architecture in deep submicron FPGAs," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 59–62, San Diego, CA, May 2002.
- [166] J. Rose and S. Brown, "Flexibility of interconnection structures for fieldprogrammable gate arrays," *IEEE Journal of Solid-State Circuits*, vol. 26, no. 3, pp. 277–282, March 1991.

- [167] J. Rose, A. El Gamal, and A. Sangiovanni-Vincentelli, "Architecture of fieldprogrammable gate arrays," *Proceedings of the IEEE*, vol. 81, no. 7, pp. 1013– 1029, July 1993.
- [168] J. Rose, R. J. Francis, P. Chow, and D. Lewis, "The effect of logic block complexity on area of programmable gate arrays," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 5.3.1–5.3.5, San Diego, May 1989.
- [169] J. Rose, R. J. Francis, D. Lewis, and P. Chow, "Architecture of fieldprogrammable gate arrays: The effect of logic block functionality on area efficiency," *IEEE Journal of Solid-State Circuits*, vol. 25, no. 5, pp. 1217–1225, October 1990.
- [170] K. Roy and M. Mehendale, "Optimization of channel segmentation for channeled architecture FPGAs," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 4.4.1–4.4, May 1992.
- [171] A. Royal and P. Y. K. Cheung, "Globally asynchronous locally synchronous FPGA architectures," in *Field-programmable Logic and Applications: 13th International Conference, FPL 2003, Lisbon, Portugal, September 1–3, 2003: Proceedings, Springer, 2003.*
- [172] R. Saini, A. Lee, and N. Ngo, "Programmable logic device having regions of non-repairable circuitry within an array of repairable circuitry and associated configuration hardware and method," US Patent 7,215,140, May 2007.
- [173] T. Sato, H. Watanabe, and K. Shiba, "Implementation of dynamically reconfigurable processor DAPDNA-2," in VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 International Symposium on IEEE VLSI-TSA, pp. 323–324, 2005.
- [174] A. Scheibe and W. Krauss, "A two-transistor SIMOS EAROM cell," IEEE Journal of Solid-State Circuits, vol. 15, no. 3, pp. 353–357, June 1980.
- [175] H. Schmit, D. Whelihan, A. Tsai, M. Moe, B. Levine, and R. R. Taylor, "PipeRench: A virtualized programmable datapath in 0.18 micron technology," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, pp. 63–66, 2002.
- [176] P. Sedcole and P. Y. K. Cheung, "Within-die delay variability in 90 nm FPGAs and beyond," in *Field Programmable Technology*, 2006. IEEE International Conference on FPT 2006, pp. 97–104, 2006.
- [177] P. Sedcole and P. Y. K. Cheung, "Parametric yield in FPGAs due to withindie delay variations: A quantitative analysis," in FPGA '07: Proceedings of the 2007 ACM/SIGDA 15th International Symposium on Field Programmable Gate Arrays, pp. 178–187, USA, New York, NY: ACM Press, 2007.
- [178] L. Shang, A. Kaviani, and K. Bathala, "Dynamic power consumption in Virtex-II FPGA family," in *Proceedings: ACM/SIGDA International Sym*posium on Field-Programmable Gate Arrays, pp. 157–164, February 2002.
- [179] M. Sheng and J. Rose, "Mixing buffers and pass transistors in FPGA routing architectures," in *Proceedings: ACM/SIGDA International Symposium on Field Programmable Gate Arrays*, pp. 75–84, February 2001.
- [180] D. D. Sherlekar, "Design considerations for regular fabrics," in ISPD '04: Proceedings of the 2004 International Symposium on Physical Design, pp. 97– 102, USA, New York, NY: ACM Press, 2004.

- [181] C.-C. Shih, R. Lambertson, F. Hawley, F. Issaq, J. McCollum, E. H. H. Sakurai, H. Yuasa, H. Honda, T. Yamaoka, T. Wada, and C. Hu, "Characterization and modeling of a highly reliable metal- to-metal antifuse for high-performance and high-density field-programmable gate arrays," in *Proceedings of the 1997 IEEE International Reliability Physics Symposium*, pp. 25–33, 1997.
- [182] A. Singh and M. Marek-Sadowska, "FPGA interconnect planning," in Proceedings: International Workshop on System-Level Interconnect Planning, pp. 23– 30, April 2002.
- [183] D. Singh and S. Brown, "The case for registered routing switches in field programmable gate arrays," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 161–169, February 2001.
- [184] S. Sivaswamy and K. Bazargan, "Variation-aware routing for FPGAs," in FPGA '07: Proceedings of the 2007 ACM/SIGDA 15th International Symposium on Field Programmable Gate Arrays, pp. 71–79, USA, New York, NY: ACM Press, 2007.
- [185] S. Sivaswamy, G. Wang, C. Ababei, K. Bazargan, R. Kastner, and E. Bozorgzadeh, "HARP: hard-wired routing pattern FPGAs," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 21–29, February 2005.
- [186] T. Speers, J. J. Wang, B. Cronquist, J. McCollum, H. Tseng, R. Katz, and I. Kleyner, "0.25 um flash memory based FPGA for space applications," in *MAPLD Conference*, Baltimore MD, 1999. www.actel.com/documents/ FlashSpaceApps.pdf.
- [187] M. R. Stan, P. D. Franzon, S. C. Goldstein, J. C. Lach, and M. M. Ziegler, "Molecular electronics: From devices and interconnect to circuits and architecture," *Proceedings of the IEEE*, vol. 91, no. 11, pp. 1940–1957, 2003.
- [188] Stretch Inc, "Stretch S5530 product brief, MK-5530C-0002-000," http://www. stretchinc.com/\_files/Stretch\_S5530\_Software\_Configurable\_Processor.pdf, 2005.
- [189] Stretch Inc, "S6100/S6105 product brief, MK-6000C-0001-000," http://www. stretchinc.com/\_files/S6000.pdf, 2007.
- [190] D. B. Strukov and K. K. Likharev, "CMOL FPGA: A reconfigurable architecture for hybrid digital circuits with two-terminal nanodevices," *Nanotechnology*, vol. 16, no. 6, pp. 888–900, 2005.
- [191] D. B. Strukov and K. K. Likharev, "A reconfigurable architecture for hybrid CMOS/Nanodevice circuits," in FPGA '06: Proceedings of the 2006 ACM/SIGDA 14th International Symposium on Field Programmable Gate Arrays, pp. 131–140, USA, New York, NY: ACM Press, 2006.
- [192] M. B. Taylor, J. Kim, J. Miller, D. Wentzlaff, F. Ghodrat, B. Greenwald, H. Hoffman, P. Johnson, J.-W. Lee, W. Lee, A. Ma, A. Saraf, M. Seneski, N. Shnidman, V. Strumpen, M. Frank, S. Amarasinghe, and A. Agarwal, "The Raw microprocessor: A computational fabric for software circuits and generalpurpose programs," *IEEE Micro*, vol. 22, no. 2, pp. 25–35, 2002.
- [193] J. Teifel and R. Manohar, "An asynchronous dataflow FPGA architecture," *IEEE Transactions on Computers*, vol. 53, no. 11, pp. 1376–1392, 2004.

- [194] J. Teifel and R. Manohar, "Highly pipelined asynchronous FPGAs," in FPGA '04: Proceedings of the 2004 ACM/SIGDA 12th International Symposium on Field Programmable Gate Arrays, pp. 133–142, USA, New York, NY: ACM Press, 2004.
- [195] Triscend Corporation, "Triscend A7V MKT012-0001-001," http://www. zylogic.com.cn/download/pdf/products01\_2/A7VProductBrief.pdf.
- [196] Triscend Corporation, "Triscend E5 configurable system-on-chip platform product description TCH300-0001-001," http://www.keil.com/dd/ docs/datashts/triscend/te5xx.pdf, 2001.
- [197] W. Tsu, K. Macy, A. Joshi, R. Huang, N. Walker, T. Tung, O. Rowhani, G. Varghese, J. Wawrzynek, and A. DeHon, "HSRA: High-speed, hierarchical synchronous reconfigurable array," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 125–134, February 1999.
- [198] T. Tuan and B. Lai, "Leakage power analysis of a 90 nm FPGA," in Proceedings of the IEEE Custom Integrated Circuits Conference, pp. 57–60, September 2003.
- [199] J. E. Turner, "Programmable logic devices with stabilized configuration cells for reduced soft error rates," US Patent 6876572, April 2005.
- [200] J. Tyhach, B. Wang, C. Sung, J. Huang, K. Nguyen, X. Wang, Y. Chong, P. Pan, H. Kim, G. Rangan, T.-C. Chang, and J. Tan, "A 90-nm FPGA I/O buffer design with 1.6-Gb/s data rate for source-synchronous system and 300-MHz clock rate for external memory interface," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 9, pp. 1829–1838, September 2005.
- [201] S. R. Vangal, J. Howard, G. Ruhl, S. Dighe, H. Wilson, J. Tschanz, D. Finan, A. Singh, T. Jacob, S. Jain, V. Erraguntla, C. Roberts, Y. Hoskote, N. Borkar, and S. Borkar, "An 80-Tile Sub-100-W TeraFLOPS Processor in 65-nm CMOS," *IEEE Journal of Solid-State Circuits*, vol. 43, no. 1, pp. 29–41, 2008.
- [202] M. L. Voogel and S. P. Young, "Memory cells utilizing metal-to-metal capacitors to reduce susceptibility to single event upsets," US Patent 7110281, September 2006.
- [203] S. E. Wahlstrom, "Programmable logic arrays cheaper by the millions," *Electronics*, vol. 40, pp. 90–95, December 1967.
- [204] N. Weaver, J. Hauser, and J. Wawrzynek, "The SFRA: A corner-turn FPGA architecture," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 3–12, February 2004.
- [205] R. W. Wells, Z.-M. Ling, R. D. Patrie, V. L. Tong, J. Cho, and S. Toutounchi, "Application-specific testing methods for programmable logic devices," US Patent 6,891,395, May 2005.
- [206] D. Wentzlaff, P. Griffin, H. Hoffmann, L. Bao, B. Edwards, C. Ramey, M. Mattina, C.-C. Miao, J. F. Brown III, and A. Agarwal, "On-chip interconnection architecture of the Tile processor," *IEEE Micro*, vol. 27, no. 5, pp. 15–31, 2007.
- [207] C. Wey, M. Vai, and F. Lombardi, "On the design of a redundant programmable logic array RPLA," *IEEE Journal of Solid-State Circuits*, vol. 22, no. 1, pp. 114–117, 1987.

- [208] S. Wilton, Architectures and Algorithms for Field-Programmable Gate Arrays with Embedded Memories. PhD thesis, University of Toronto, Department of Electrical and Computer Engineering, 1997.
- [209] S. Wilton, J. Rose, and Z. Vranesic, "Architecture of centralized fieldconfigurable memory," in 3rd ACM International Symposium on Field-Programmable Gate Arrays, FPGA, pp. 97–103, 1995.
- [210] S. J. E. Wilton, "Implementing logic in FPGA embedded memory arrays: Architectural implications," in *Proceedings of the IEEE Custom Integrated Circuits Conference*, May 1998.
- [211] S. J. E. Wilton, "SMAP: Heterogeneous technology mapping for area reduction in FPGAs with embedded memory arrays," in ACM/SIGDA International Symposium on Field-Programmable Gate Arrays, pp. 171–178, February 1998.
- [212] S. J. E. Wilton, "Heterogeneous technology mapping for area reduction in FPGAs with embedded memory arrays," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 19, no. 1, pp. 56–68, January 2000.
- [213] S. J. E. Wilton, "Implementing logic in FPGA memory arrays: Heterogeneous memory architectures," in *IEEE International Conference on Field-Programmable Technology*, pp. 142–149, December 2002.
- [214] S. J. E. Wilton, N. Kafafi, J. C. H. Wu, K. A. Bozman, V. Aken'Ova, and R. Saleh, "Design considerations for soft embedded programmable logic cores," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 2, pp. 485–497, February 2005.
- [215] C. G. Wong, A. J. Martin, and P. Thomas, "An architecture for asynchronous FPGAs," in *Field-Programmable Technology (FPT)*, 2003. IEEE International Conference on Proceedings 2003, pp. 170–177, 2003.
- [216] H.-Y. Wong, L. Cheng, Y. Lin, and L. He, "FPGA device and architecture evaluation considering process variations," in *ICCAD '05: Proceedings of the 2005 IEEE/ACM International Conference on Computer-Aided Design*, pp. 19–24, USA, Washington, DC: IEEE Computer Society, 2005.
- [217] S. C. Wong, H. C. So, J. H. Ou, and J. Costello, "A 5000-gate CMOS EPLD with multiple logic and interconnect arrays," in *Proceedings of the IEEE Cus*tom Integrated Circuits Conference, pp. 5.8.1–5.8.4, May 1989.
- [218] N.-S. Woo, "Revisiting the cascade circuit in logic cells of lookup table based FPGAs," in *IEEE Symposium on FPGAs for Custom Computing Machines*, pp. 90–96, 1995.
- [219] K.-C. Wu and Y.-W. Tsai, "Structured ASIC, evolution or revolution?," in ISPD '04: Proceedings of the 2004 International Symposium on Physical Design, pp. 103–106, USA, New York, NY: ACM Press, 2004.
- [220] Y.-L. Wu and M. Marek-Sadowska, "Orthogonal greedy coupling a new optimization approach for 2-D field-programmable gate arrays," in *Proceed*ings: ACM/IEEE Design Automation Conference, pp. 568–573, June 1995.
- [221] Xilinx, "Spartan-II 2.5V FPGA family complete data sheet," http://direct. xilinx.com/bvdocs/ publications/ds001.pdf.

- [222] Xilinx, "Xilinx 3000 series data sheet," http://direct.xilinx.com/bvdocs/ publications/3000.pdf.
- [223] Xilinx, "Xilinx: EasyPath series overview," http://www.xilinx.com/ products/silicon\_solutions/fpgas/easypath/overview.htm.
- [224] Xilinx, "Virtex 2.5V field programmable gate arrays, DS003-1(v2.5)," http://direct.xilinx.com/bvdocs/publications/ds003-1.pdf, April 2001.
- [225] Xilinx, "Spartan and Spartan-XL families field programmable gate arrays. DS060 (v1.7)," http://direct.xilinx.com/bvdocs/publications/ds060.pdf, June 2002.
- [226] Xilinx, "Xilinx announces acquisition of Triscend Corp.," Xilinx Press Release 0435, http://www.xilinx.com/prs\_rls/xil\_corp/0435\_triscend\_ acquisition.htm, March 2004.
- [227] Xilinx, "Spartan-3 FPGA family: Complete data sheet," DS099, http:// direct.xilinx.com/bvdocs/publications/ds099.pdf, August 2005.
- [228] Xilinx, "Virtex-4 family overview," DS112(v1.4), http://direct.xilinx.com/ bvdocs/publications/ds112.pdf, June 2005.
- [229] Xilinx, "Virtex-II platform FPGAs: Complete data sheet. DS031(v3.4)," http://direct.xilinx.com/bvdocs/publications/ds031.pdf, March 2005.
- [230] Xilinx, "Triple module redundancy design techniques for Virtex FPGAs," Xilinx Application Note 197, www.xilinx.com/support/documentation/ application\_notes/xapp197.pdf, July 2006.
- [231] Xilinx, "Virtex-5 user guide," UG190 (v2.1), October 2006.
- [232] Xilinx, "XC9500 in-system programmable CPLD family DS063(v5.4)," http://direct.xilinx.com/bvdocs/publications/DS063.pdf, April 2006.
- [233] Xilinx, "Power consumption in 65 nm FPGAs, Xilinx White Paper WP246 (v1.2)," http://www.xilinx.com/support/documentation/white\_papers/wp246. pdf, February 2007.
- [234] Xilinx, "Spartan-3AN FPGA family data sheet, DS557," http://direct. xilinx.com/bvdocs/publications/ds557.pdf, February 2007.
- [235] Xilinx, "Virtex-II Pro and Virtex-II Pro X Platform FPGAs: Complete Data Sheet, DS083(v4.6)," http://direct.xilinx.com/bvdocs/publications/ ds083.pdf, March 2007.
- [236] Xilinx, "Xilinx FPGAs overcome the side effects of sub-90 nm technology, Xilinx White Paper WP256 v1.0.1," http://www.xilinx.com/support/ documentation/white\_papers/wp256.pdf, March 2007.
- [237] A. Yan, R. Cheng, and S. J. E. Wilton, "On the sensitivity of FPGA architectural conclusions to experimental assumptions, tools, and techniques," in FPGA '02: Proceedings of the 2002 ACM/SIGDA Tenth International Symposium on Field-Programmable Gate Arrays, pp. 147–156, USA, New York, NY: ACM Press, 2002.
- [238] A. Ye and J. Rose, "Using bus-based connections to improve fieldprogrammable gate array density for implementing datapath circuits," in *Proceedings: ACM/SIGDA International Symposium on Field-Programmable Gate Arrays*, pp. 3–13, February 2005.
- [239] S. P. Young, T. J. Bauer, K. Chaudhary, and S. Krishnamurthy, "FPGA repeatable interconnect structure with bidirectional and unidirectional interconnect lines," US Patent 5,942,913, August 1999.

- [240] A. J. Yu and G. G. Lemieux, "Defect-tolerant FPGA switch block and connection block with fine-grain redundancy for yield enhancement," in *International Conference on Field Programmable Logic and Applications*, 2005, pp. 255–262, 2005.
- [241] A. J. Yu and G. G. Lemieux, "FPGA defect tolerance: Impact of granularity," in Field-Programmable Technology, 2005. IEEE International Conference on Proceedings 2005, pp. 189–196, 2005.
- [242] G. Zhang, E. Hu, Yu, S. Chiang, and E. Hamdy, "Metal-to-metal antifuses with very thin silicon dioxide films," *IEEE Electron Device Letters*, vol. 15, no. 8, pp. 310–312, August 1994.
- [243] C. Zhou and Y.-L. Wu, "Optimal MST-based graph algorithm on FPGA segmentation design," in *Proceedings: International Conference on Communications, Circuits, and Systems*, pp. 1290–1294, June 2004.
- [244] K. Zhu, D. F. Wong, and Y.-W. Chang, "Switch module design with application to two dimensional segmentation design," in *Proceedings of the 1993 IEEE/ACM International Conference on Computer-Aided Design*, pp. 480– 485, November 1993.
- [245] P. S. Zuchowski, C. B. Reynolds, R. J. Grupp, S. G. Davis, B. Cremen, and B. Troxel, "A hybrid ASIC and FPGA architecture," in *ICCAD '02*, pp. 187– 194, November 2002.